## **8MP-LPDDR4-1A SOM** (3V3/1V8 10)

### Table of Content

| Page 1  | Cover      |
|---------|------------|
| Page 2  | CPU PWR    |
| Page 3  | CPU DRAM   |
| Page 4  | CPU IO     |
| Page 5  | CPU PHY    |
| Page 6  | CPU MISC   |
| Page 7  | eMMC//QSPI |
| Page 8  | BOOT CFG   |
| Page 9  | PMIC       |
| Page 10 | SOM IO     |
|         |            |
|         |            |

### **Revision History**

| Software<br>Electronics De                       |                            | nery LLC<br>elerator                                                              |         | SOFT\ 5651 Pali Carlsbad          | ner Way.   | Suite I           |         | Y LLC                       | •          |
|--------------------------------------------------|----------------------------|-----------------------------------------------------------------------------------|---------|-----------------------------------|------------|-------------------|---------|-----------------------------|------------|
| This document contains<br>procurement or manufar | information<br>dure in who | proprietary to Software Ca<br>le or in part without the exp<br>ICAP Classificatio | oress w | and shall r<br>ritten perr<br>CP: | nission of | d for e<br>Softwa | ire Can | ing des<br>nery LL<br>PUBI: | ign,<br>C. |
| Designer:<br>Andrew Bushuev                      | Drawin                     |                                                                                   |         | R4-1/                             |            |                   |         |                             |            |
| Drawn by:<br>Andrew Bushuev                      | Page T                     | itte:<br>Title and F                                                              | Revisi  | ion His                           | tory       |                   |         |                             |            |
| Approved:<br>lain Galloway                       | Size<br>C                  | Document Number                                                                   | 8MP-LF  | PDDR4-1/                          | ١.         |                   |         |                             | Rev<br>1.0 |
|                                                  | Date:                      | Friday, February 25, 20                                                           | 022     |                                   | Sheet      | 1                 | of      | 10                          |            |



#### LPDDR4 6GB Power su pply voltage seguence: RESET\_n & held LOW. VDD1 >= VDD2 VDD2 >= VDDQ VDD 1V8 U2A DMIO\_A C3 DRAM\_DMIO\_B i.MX8MP - DDR DMIO A G D DRAM DATAO B DOL A C2 DRAM DATAO B DOL A C2 DRAM DATA' B DOL A C2 DRAM DATA' B DOL A C4 DRAM DATA' B DATA C80 C81 C83 C86 =10uF =1.0UF =1.0UF 0402 CC 0402 CC 0402 CC 0402 CC N6 J4 DRAM\_AC02/CS0\_A / CS0\_n / CS0# DRAM\_AC03/CS1\_A / C0 / --J6 G5 DRAM\_AC00/CKE0\_A / CKE0 / CKE0 DRAM\_AC01/CKE1\_A / CKE1 / CKE1 C10 DRAM\_DMI1\_B 0402 CC 0402 CC 0402 CC 0402 C DMI1\_A NVCC\_DRAM\_1V1 M1 DRAM\_AC04/CK\_t\_A / BG0 / BA2 DRAM\_AC05/CK\_c\_A / BG1 / A14 NVCC DRAM 1V1 C87 C88 C91 C92 X L5 DRAM AC14/-/A4/A4 G2 ODT\_CA\_A VDD2\_K1 VDD2\_K3 VDD2\_K10 VDD2\_K12 0402 CC 0402 CC 0402 CC 0402 CC VSS\_J12 VSS\_K4 VSS\_K4 VSS\_K4 VSS\_K11 V Y3 DRAM\_DMI1\_A C89 C90 C93 C94 C169 1.0UF 1.0UF 1.0UF 1.0UF 1.0UF DMI0 B AA2 DRAM\_DATA8\_A DRAM\_CKE0\_B AA4 DRAM\_CKE1\_B AA5 DRAM\_AC20/CKE0\_B / CK\_1\_B / CK\_B DRAM\_AC21/CKE1\_B / CK\_0\_B / CK\_0\_B P4 | CKE0\_B | CKE1\_B | NC\_NB GND NVCC\_DRAM\_1V1 BY VDDO BS DT VDDO BS DRAM\_AC34/ -- / WE\_n(A14)/ WE# R2 CA0\_B P2 CA1\_B R9 CA1\_B R10 CA2\_B R11 CA3\_B P11 CA4\_B CA5\_B Y10 DRAM\_DMI0\_A C96 C100 C101 C104 C175 DMI1 B DMI-18 DO8-18 PY11 DRAM DATAO A PY11 DRAM DATAO A DO9-18 PY11 DRAM DATAO A DO10-18 D011-18 D01 0402 CC 0402 CC 0402 CC 0402 CC 0402 CC NVCC\_DRAM\_1V1 T2 ODT\_CA\_B DRAM\_DQS2\_P DRAM\_DQS2\_N AA1 DRAM\_SDQS0\_C B C95 C97 C98 C99 C173 1.0UF 1.0UF 1.0UF 1.0UF 1.0UF 0402 CC 0402 CC 0402 CC 0402 CC 0402 CC DRAM\_DQS3\_P DRAM\_DQS3\_N AF1 DRAM\_SDQS1\_C\_B NVCC\_DRAM\_1V1 GND I R5 10K DRAM\_nRESET 0402\_CC DRAM\_VREF T1 DRAM\_RESET\_N DRAM\_nRESET T11 RESET\_N DNU\_AB11 DNU\_AB2 DNU\_AB1 DNU\_AA12 DNU\_AA1 DNU\_B12 DNU\_B1 R7 240 OHM DRAM\_ZQ0 R6 240 OHM R1 DRAM\_ZN TP2 P2 DRAM\_AC19/MTEST / MTEST / MTEST R8 240 OHM DRAM\_ZQ1 XG11 NC\_G11 MT53F1536M32D4DT-046 WT-A Data Bus Command/Address Pin Name LPDDR4 DDR4 Pin Name LPDDR4 DDR4 RESET\_N MTESTI CKEO\_A CKE\_LA CSO\_A CSO\_A CSO\_A CK\_C\_A DRAM\_CK\_T\_A DRAM\_CK\_T\_B CADLA CATLA CATLA CATLA CATLA CATLA CATLA DNP DRAM\_CK\_C\_A 0002/A 0003/A 0004/A 0004/A 0005/A 0005/A 0005/A 0005/A 0005/B 0002/B AB CK\_LA CK\_CA MTEST CK\_LB CK\_CB MTEST CKEO B CKE L B CSO B CK L B CK L B CK L B CALB CALB CALB CALB CALB CALB CALB Software Cannery LLC SOFTWARE CANNERY LLC 5651 Palmer Way, Suite B Carlsbad, CA 92010 Electronics Design Accelerator DOS (L.C. 8) DOW (L. 18 / DB) (L.) 18 DOW (L. 18) D 8MP-LPDDR4-1A Drawn by: Andrew Bushuev CPU DRAM Approved: lain Gallowa Document Number 8MP-LPDDR4-1A Date: Friday, February 25. 2022

## i.MX8M Plus 10 Interface









NVCC\_SERIAL\_IO



LED

|                                                          |                                                                                                                                  |            |                                                                                                                                |                                                               | i.MX                                                                                                                                           | 8 | MP - SD                                                                          |                                          |                            |                                                                                      |        |                                                                                    |                                                 |    |
|----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|------------|--------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|---|----------------------------------------------------------------------------------|------------------------------------------|----------------------------|--------------------------------------------------------------------------------------|--------|------------------------------------------------------------------------------------|-------------------------------------------------|----|
| 12<br>12                                                 | SD1_CLK<br>SD1_CMD                                                                                                               | <b>%</b> = | SD1_CLK<br>SD1_CMD                                                                                                             | W28<br>W29                                                    | SD1_CLK<br>SD1_CMD                                                                                                                             |   | SD2_CLI<br>SD2_CMI                                                               |                                          |                            | SD2_CLK<br>SD2_CMD                                                                   | 3      | SD2_CLK<br>SD2_CMD                                                                 | 12<br>12                                        |    |
| 12<br>12<br>12<br>12<br>12<br>12<br>12<br>12<br>12<br>12 | SD1_DATA0<br>SD1_DATA1<br>SD1_DATA2<br>SD1_DATA3<br>SD1_DATA4<br>SD1_DATA6<br>SD1_DATA6<br>SD1_DATA7<br>SD1_RESET_<br>SD1_STROBE |            | SD1_DATA0<br>SD1_DATA1<br>SD1_DATA2<br>SD1_DATA2<br>SD1_DATA3<br>SD1_DATA4<br>SD1_DATA6<br>SD1_DATA7<br>SD1_DATA7<br>SD1_DATA7 | Y29<br>Y28<br>V29<br>V28<br>U26<br>AA29<br>AA28<br>U25<br>W25 | SD1_DATA0<br>SD1_DATA1<br>SD1_DATA2<br>SD1_DATA3<br>SD1_DATA3<br>SD1_DATA4<br>SD1_DATA6<br>SD1_DATA6<br>SD1_DATA7<br>SD1_RESET_B<br>SD1_STROBE |   | SD2_DATA SD2_DATA SD2_DATA SD2_DATA SD2_DATA SD2_DATA SD2_CD1 SD2_CD1 SD2_RESET_ | AC<br>1 AA<br>2 AA<br>3 AC<br>AD<br>B AD | 29<br>26<br>25<br>26<br>29 | SD2_DATA0<br>SD2_DATA1<br>SD2_DATA2<br>SD2_DATA3<br>SD2_WP<br>SD2_nCD<br>SD2_RESET_B | ₩<br>≪ | SD2_DATA0<br>SD2_DATA1<br>SD2_DATA2<br>SD2_DATA3<br>SD2_WP<br>SD2_nCD<br>SD2_RESET | 12<br>12<br>12<br>12<br>12<br>12<br>12<br>B 11, | 12 |
|                                                          |                                                                                                                                  |            |                                                                                                                                |                                                               | MIMX8MP8DVNLZA                                                                                                                                 | A |                                                                                  | _                                        |                            |                                                                                      |        |                                                                                    |                                                 |    |



| Electronics De              | sign Acc | proprietary to Software Cann    | 5651 Palm<br>Carlsbad, e | t be used for | B | ng design, |
|-----------------------------|----------|---------------------------------|--------------------------|---------------|---|------------|
| Designer:<br>Andrew Bushuev | Drawin   | ie or in part without the expre | CP:                      | IUO:          |   | PUBI:      |
| Drawn by:<br>Andrew Bushuev | Page T   | CPU IO                          |                          |               |   |            |
|                             |          |                                 |                          |               |   | Re         |
| Approved:<br>lain Galloway  | Size     | Document Number<br>8M           | IP-LPDDR4-1A             |               |   | 1.         |

## i.MX8M Plus PHYs





```
| LVDSD_DO_N | TOTAL | LVDSD_TXD_N | LVDSD_T
```





| Electronics De              | sign Acc  | proprietary to Software Car                                               | 5651 Pa<br>Carisba<br>nnery and shall |       | Suite I  | B  | ing desi | gn,        |
|-----------------------------|-----------|---------------------------------------------------------------------------|---------------------------------------|-------|----------|----|----------|------------|
| Designer:<br>Andrew Bushuev | Drawin    | E or in part without the expr<br>ICAP Classification<br>Title:<br>8MP-LPI | : CP:                                 |       | f Softwa |    | PUBI:    |            |
| Drawn by:<br>Andrew Bushuev | Page T    | CPU PHYs                                                                  |                                       |       |          |    |          |            |
| Approved:<br>lain Galloway  | Size<br>C | Document Number 8                                                         | MP-LPDDR4-                            | IA    |          |    |          | Rev<br>1.0 |
|                             | Date:     | Friday, February 25, 20                                                   | 22                                    | Sheet | 5        | of | 10       |            |





### **Boot Mode**

### i.MX8M Plus ROM Fuse

| Full Line<br>Address | Physical<br>Address | 7                                                                          | 6                                                               | 5                                                                           | 4                                                                                                                                                                                       | 3                                                                              | 2                                                   | 1                                                                                                                    | 0                                                                                             |
|----------------------|---------------------|----------------------------------------------------------------------------|-----------------------------------------------------------------|-----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|-----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|
| 0x470[15:0]          | 0x470[7:0]          | OVERRIDE_M<br>00 - 32 page<br>01 - 64 page<br>10 - 128 pag<br>11 - 32 page | 5<br>E 5                                                        | OVERRIDE_FLEXS PI_BT_S I<br>0 - Do not overriude<br>1 - Override            | O VERRIDE_FLEXS PI_BT_SE<br>0 - Rexs PI_Hyperflas h 1.6<br>10 - Rexs PI_Has h with 4B<br>supported  <br>10 - Default Octal mode   M<br>8QXP B0 already  <br>11 - Default Octal mode   M | sV <br>READ 1x13 default<br>Licron, supported on                               | FLEXS PLAUTO_PRO BE_EN<br>O - Disable<br>1 - Enable | FLEXSH_A UT<br>00 - Cu us dSH<br>01 - Mok 20 ct<br>10 - Mir mn0<br>11 - Adesto 0                                     | il<br>ctal                                                                                    |
| 0x480[15:0]          | 0x480[7:0]          | Reserved                                                                   |                                                                 | FLEXSPI_DU MMY                                                              | _CYCLE_SEL                                                                                                                                                                              |                                                                                |                                                     | FLEXS PI FBQ_SEL<br>000 - 100 MHz<br>001 - 133 MHz<br>010 - 166 MHz<br>011 - 200 MHz<br>100 - 80 MHz<br>101 - 20 MHz |                                                                                               |
| 0x480[31:16]         | 0x480[23:16]        | NOC_ID_REMAP_BYPASS                                                        | ROM_NO_LOG<br>if blown, ROM will not<br>log event to log buffer | SDP_DBABLE<br>Disa ble USBse rial<br>download                               | FORCE_BT_FROM_FUSE  Boot from programmed fuses, not Boot Mode Pins                                                                                                                      | FLEXS PI_F<br>00 - 500 us<br>01 - 1 ms<br>10 - 3 ms<br>11 - 10 ms              | HOLD_TIME_SEL                                       | WDOG_T[MEOUT_S<br>00 - 2.0s<br>01 - 1.5s<br>10 - 1.0s<br>11 - 0.5s                                                   | ELECT                                                                                         |
| 0x490[15:0]          | 0x490[7:0]          | US DHC_PWR_EN<br>O - No powe rcycle<br>1 - Ena bled v ia                   | EMMC_FAST_BT<br>O - Regular<br>1 - Fast Boot                    | S DM MC_BL<br>00 - 8-bit<br>01 - 4-bit<br>10 - 8-bit 01<br>11 - 4-bit 01    | DR [MMC 4.4]<br>DR [MMC 4.4]                                                                                                                                                            | SD_SPEED:<br>00 - Normal/SDR12<br>01 - High/SDR25<br>10 - SDR50<br>11 - SDR104 | EM MC_SPEED:<br>00 - Normal<br>01 - High            | US BHC_VO L_SEL<br>For Normal Boot Mode<br>IO Voltage<br>0 - 3.3V<br>1 - 1.8V                                        | US DHC_MRG_VOLS EL<br>For M/g Mode IO Voltage<br>0 - 3.3V<br>1 - 1.8V                         |
| 0x490[31:16]         | 0x490[23:16]        | RECO VERY_SDMMC<br>_BOOT_DIS<br>O - Ena ble<br>1 - Disa ble                |                                                                 | IMG_CNT                                                                     | N_S ET 1_OFFS ET                                                                                                                                                                        |                                                                                | USDHC_PAD_SION_EN<br>O - Disable<br>1 - Enable      | BT_RDC_DBABLE                                                                                                        | US DHC_DLL_EN 0 - Disable DLL for S D/e M M C 1 - Enable DLL for S D/e M M C                  |
| 0x4A0[15:0]          | 0x4A0[7:0]          | SD_CALL_STEP<br>'00'-1<br>TBD                                              |                                                                 | USD HC_PWR_INTERVAL<br>00 - 20 ms<br>01 - 10 ms<br>10 - 5 ms<br>11 - 2.5 ms |                                                                                                                                                                                         | USDHC_PWR_DELAY<br>0 - 5 ms<br>1 - 25 ms                                       | USDHC_PWR_POLARITY<br>0 - Low<br>1 - High           | US DHC_OVRD_<br>PAD_SETTING_UP1                                                                                      | EMMC_FAST_BT_ACK<br>0 - Bo ot Ack Disabled<br>1 - Bo ot Ack Enabled                           |
| 0x4A0[31:16]         | 0x4A0[23:16]        |                                                                            |                                                                 |                                                                             | Rese                                                                                                                                                                                    | rv ed                                                                          |                                                     |                                                                                                                      |                                                                                               |
| 0x4B0[15:0]          | 0x4B0[7:0]          | Reserved                                                                   |                                                                 |                                                                             | NAND GPMI DDR DLL 1<br> GPMIRead DDR DLL Tar<br> OOOD - 7<br>  0001 - 1<br>  0111 - 0<br>  1111 - 15                                                                                    | VAL<br>get Value                                                               |                                                     | US B_SS_ENABLE                                                                                                       | NAND_CS_NUM<br> Nand Number Of Devices<br>  00 - 1<br>  01 - 2<br>  10 - 4<br>  11 - Reserved |
| 0x4B0[31:16]         | 0x4B0[23:16]        | Reserved                                                                   | FlexSPII                                                        | NAND Busy Bit Offset Overric                                                | e                                                                                                                                                                                       | HexsPI NAND CS I<br>00-100 ns<br>01-200 ns<br>10-400 ns<br>11-50 ns            | nte rval                                            | Flexs PI NAND Coli<br>00-12<br>01-13<br>10-14<br>11-15                                                               | umn Address Width                                                                             |

| Full Line<br>Address | Physical<br>Address | 7                                                                  | 6                                                                                                                                                                                                                                                                                                                                                                              | 5                                                              | 4                                                                 | 3                                                                                                                                                                                                                            | 2                                                                                                             | 1                                                                    | 0                                                                    |
|----------------------|---------------------|--------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|-------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|----------------------------------------------------------------------|
| 0x470[15:0]          | 0x470[15:8]         | BOOT_MO (<br>BootRom w<br>* BOOT_MO                                | =                                                                                                                                                                                                                                                                                                                                                                              | hese fuses instead of BOOT_1<br>SELblown                       | MO DE pins if                                                     | O VERRÎDE_USDHC_BT_SEI<br>0 - Do not override<br>1 - Override                                                                                                                                                                | OVERRIDE_US<br>00 - WSDHC 18<br>01 - WSDHC 18<br>10 - WSDHC 28<br>11 - WSDHC 38                               | M MC                                                                 | D VERRÎ DE_NAND_PG_PER_BLK<br>D - Do mot overrîste<br>1 - O verrîste |
| 0x480[15:0]          | 0x480[15:8]         | BT_LPB  0<br>'00'/'01' -<br>'10' - DW<br>'11' - DW                 | ore/DDR/Bus <br>LPB Disable<br>by 2<br>by 4                                                                                                                                                                                                                                                                                                                                    | BT_LPB_POLARITY<br> S Plo polarity                             | ICACHE_DIS<br>L1 FCache<br>DISABLE                                | TZ AS C_EN                                                                                                                                                                                                                   | WDOG_EN<br>'0' - Disabled<br>'1' - Enabled                                                                    | BT_FREQ_SEL<br> ARM/DDR <br>0 - 800 / 800 M Hz<br>1 - 400 / 400 M Hz | DCACHE_DIS Disable L1 and L2 D-Cache                                 |
| 0x480[31:16]         | 0x480[31:24]        | 000 -<br>001 -                                                     | _PORT_SEL<br>eCSPI1<br>eCSPI2<br>eCSPI3                                                                                                                                                                                                                                                                                                                                        | BCSPI_ADDR_SEL<br>0 - 3-bytes  24-bit <br>1 - 2-bytes  16-bit  | ECSPI_CS_S<br>00 - CSM0  d<br>01 - CSM1<br>10 - CSM2<br>11 - CSM3 | ELISPI onlyj<br>efaultij                                                                                                                                                                                                     | RECOVER_E<br>'0' - Disable<br>'1' - Enables                                                                   |                                                                      | DCAC HE_BYP AS S_D IS                                                |
| 0x490[15:0]          | 0x490[15:8]         | US DHC_DLL_S EL<br>0 - DLL Slave Mode for<br>1 - DLL Override Mode |                                                                                                                                                                                                                                                                                                                                                                                |                                                                | Deli                                                              | MMC_DLL_DLY[8:0]<br>sytangetfor USDHC DLL, it is a<br>verride mode tanget delay de                                                                                                                                           | applied to slave mode target<br>pends on DLL Override fuse                                                    | delay<br>bit value .                                                 |                                                                      |
| 0x490[31:16]         | 0x490[31:24]        |                                                                    |                                                                                                                                                                                                                                                                                                                                                                                |                                                                | USDHC_O VRD_PAD                                                   | S ETT ING LO W8 [7:0]                                                                                                                                                                                                        |                                                                                                               |                                                                      |                                                                      |
| 0x4A0[15:0]          | 0x4A0[15:8]         | BT_TOGGLE_MODE                                                     | NAND_FCB<br>00 - 2<br>01 - 2<br>10 - 4<br>11 - 8                                                                                                                                                                                                                                                                                                                               | SERCH_COUNT                                                    |                                                                   | NAND_TG_PREAM<br>Toggle Mode 33M<br>'000'-166 P MICL<br>'001'-16 P MICL<br>'010'-2 G P MICLK<br>'010'-4 G P MICLK<br>'101'-5 G P MICLK<br>'111'-7 G P MICLK<br>'111'-7 G P MICLK<br>'111'-15 G P MICLK<br>'111'-15 G P MICLK | l Hz Preamble Delay, Read La<br>Koycles<br>cycles<br>cycles<br>cycles<br>cycles<br>cycles<br>cycles<br>cycles | ite ncy                                                              | NAND_RST_T IM E                                                      |
| 0x4A0[31:16]         | 0x4A0[31:24]        |                                                                    | •                                                                                                                                                                                                                                                                                                                                                                              |                                                                | NAND_OVERRIDE                                                     | PAD_S ETT ING [7:0]                                                                                                                                                                                                          | - Lydra                                                                                                       |                                                                      | •                                                                    |
| 0x4B0[15:0]          | 0x4B0[15:8]         |                                                                    | NAND READ RETRY SEQ. II<br>0000 - do n't use mad metry!<br>0010 - Miron 20mm Resig<br>0010 - Tos hiba A19mm RRseq<br>0101 - Tos hiba 19 mm RRseq<br>0101 - SanDis 19 mm RRseq<br>0101 - SanDis 19 mm RRseq<br>0101 - SanDis 19 mm RRseq<br>0101 - Wink 20mm AD & RR<br>0111 - Hynk 26mm RRseq<br>0101 - Hynk 20mm D & RR<br>0101 - Hynk 20mm D & BR<br>0101 - Hynk 20mm D & BR | q ue noe ue noe ue noe se q ue noe noe se q ue noe se q ue noe | MC                                                                | NAND RO<br>00-3 <sup>2</sup><br>01-2<br>10-4<br>11-5                                                                                                                                                                         | W_ADDR_BYTES                                                                                                  | Reserved                                                             | Reserved                                                             |
| 0x4B0[31:16]         | 0x4B0[31:24]        |                                                                    |                                                                                                                                                                                                                                                                                                                                                                                |                                                                | RNG_TF                                                            | RIM[7:0]                                                                                                                                                                                                                     |                                                                                                               |                                                                      |                                                                      |

#### i.MX8M Plus Boot Mode

|            | 1.1717     | COIVI I IU | J DOOL N   | 1000                                                |
|------------|------------|------------|------------|-----------------------------------------------------|
| BOOT_MODE3 | BOOT_MODE2 | BOOT_MODE1 | BOOT_MODE0 | Boot Modes                                          |
| 0          | 0          | 0          | 0          | Boot From Internal Fuses                            |
| 0          | 0          | 0          | 1          | USB Serial Download                                 |
| 0          | 0          | 1          | 0          | USDHC3 (eMMC boot only, SD3 8-bit)<br>De fault      |
| 0          | 0          | 1          | 1          | USDHC2 (SD boot only, SD2)                          |
| 0          | 1          | 0          | 0          | NAND 8-bit single device 256 page                   |
| 0          | 1          | 0          | 1          | NAND 8-bit single device 512 page                   |
| 0          | 1          | 1          | 0          | QSPI 3B Read                                        |
| 0          | 1          | 1          | 1          | QSPI Hyperflash 3.3V                                |
| 1          | 0          | 0          | 0          | ecSPI Boot                                          |
| 1          | 0          | 0          | 1          | Reserved                                            |
| 1          | 0          | 1          | 0          | FLEXSPI Serial NAND 2k page                         |
| 1          | 0          | 1          | 1          | FLEXSPI Serial NAND 4k page                         |
| 1          | 1          | 0          | 0          | Reserved<br>(Boot on I2C connected to BOOT PIN[3:2] |
| 1          | 1          | 0          | 1          | Reserved                                            |
| 1          | 1          | 1          | 0          | Infinite Loop Mode                                  |
| 1          | 1          | 1          | 1          | Test Mode                                           |

### Manufacturing Test



| BOOT_MODE1 | BOOT_MODE0 | Boot Modes                          |
|------------|------------|-------------------------------------|
| 1          | 0          | USDHC3 (eMM C boot only, SD3 8-bit) |
| 0          | 1          | USB Serial Download                 |

| Softwar<br>Electronics De               |          | nery LLC<br>elerator                                                               |                     | er Way, Suite B | NERY LLC |
|-----------------------------------------|----------|------------------------------------------------------------------------------------|---------------------|-----------------|----------|
|                                         |          | proprietary to Software Ca<br>e or in part without the expr<br>ICAP Classification | ess written permiss |                 |          |
|                                         | Disposit |                                                                                    |                     |                 |          |
| Andrew Bushuev Drawn by: Andrew Bushuev | Page T   | 8MP-LP                                                                             | DDR4-1A             | ı               |          |
| Andrew Bushuev<br>Drawn by:             | " '      | 8MP-LP                                                                             |                     | ı               | Re<br>1  |



# **B2B** Connector for CPU Board Header Header 7 CSI2\_CKN CSI2\_CKP CSI2\_CKF LVDS0\_TX3\_P 8 CLKOUT1 > CLKOUT1 Header Header VSYS\_5V C158 C159 CC0603 CC0603 **→** VDD 1V8 VDD 3V3-CC0603 CC0603 0402\_CC

DF40C-100DP-0.4V(51)

DF40C-100DP-0.4V(51)

| Software<br>Electronics De  |         | nery LLC<br>elerator                  | 5      |     | Way, Suite B<br>A 92010 | NERY | LLC  |
|-----------------------------|---------|---------------------------------------|--------|-----|-------------------------|------|------|
|                             |         | proprietary to Software               |        |     |                         |      |      |
| Designer:                   | Drawing | ICAP Classificat                      | ion: C | CP: | IUO:                    |      | JBI: |
| Designer:<br>Andrew Bushuev | Drawing | ICAP Classifical<br>g Title:<br>8MP-L | ion: C | CP: |                         |      | •    |
| Designer:                   |         | ICAP Classifical<br>g Title:<br>8MP-L | ion: C | CP: |                         |      | •    |